# **HALF ADDER**

- Now in this document let's implement the half adder by the rules stated in the introduction document
- Identify the number of input and output pins
  - The half adder would add two bits so it would require two input pins (say A and B) and the result of addition would be Sum and Carry
- The basic diagram



The truth table

|   | Input | Output |       |
|---|-------|--------|-------|
| A | В     | Sum    | Carry |
| 0 | 0     | 0      | 0     |
| 0 | 1     | 1      | 0     |
| 1 | 0     | 1      | 0     |
| 1 | 1     | 0      | 1     |

- The boolean expression
  - O Sum: The minterm in the Sum column are to be considered. The sum will be 1 for the combination A'B+AB' which is nothing but  $(A \oplus B)$
  - o The carry will be 1 for the combination A.B
- Software used: Vivado
- Now implementing the logic in verilog here the Gate level modelling is being used
  - The code <u>Digital Circuits/Half adder at main</u> ·
    HarishGokul15/Digital Circuits · GitHub

• The Circuit Diagram



The Output



- The IC fabrication of these circuits involve the design of circuit using the NAND, NOR gates (The universal gates) for Simplification and Optimization
- Now let us consider the implementation of Half adder using nand gate



- The 4 nand gate in the top is the implementation of xor logic using nand gate and in order to reduce the number of gate required the carry is being taken as output of the first nand gate
- The Output



#### The Schematic



## • The same logic could be implemented by nor gates

- o The logic require a slight modification in which the equation
- The equation could be implemented by



#### The output



## The schematic

